VHDL-2008: Just the New StuffElsevier, 26 nov 2007 - 256 pagina's VHDL-2008: Just the New Stuff, as its title says, introduces the new features added to the latest revision of the IEEE standard for the VHDL hardware description language. Written by the Chair and Technical Editor of the IEEE working group, the book is an authoritative guide to how the new features work and how to use them to improve design productivity. It will be invaluable for early adopters of the new language version, for tool implementers, and for those just curious about where VHDL is headed. * First in the market describing the new features of VHDL 2008;* Just the new features, so existing users and implementers can focus on what's new; * Helps readers to learn the new features soon, rather than waiting for new editions of complete VHDL reference books. * Authoritative, written by experts in the area; * Tutorial style, making it more accessible than the VHDL Standard Language Reference Manual. |
Vanuit het boek
Resultaten 1-5 van 48
Pagina vii
... Package 191 The Env Package 192 Operator Overloading Summary 193 Conversion Function Summary 196 Strength Reduction ... defined by IEEE Standard 1076, IEEE Standard Contents vii.
... Package 191 The Env Package 192 Operator Overloading Summary 193 Conversion Function Summary 196 Strength Reduction ... defined by IEEE Standard 1076, IEEE Standard Contents vii.
Pagina 6
... Packages. One of the new ... defines a data type and operations for fixed-sized stacks of data. A given Stack has a specified capacity and stores data of a specified type. The Capacity and type are specified as formal generics of the package ...
... Packages. One of the new ... defines a data type and operations for fixed-sized stacks of data. A given Stack has a specified capacity and stores data of a specified type. The Capacity and type are specified as formal generics of the package ...
Pagina 7
... defines types stack array and stack type for representing Stacks, and operations to push and pop elements. The formal generic Constant size is used to determine the size of the ... package address_stacks is 1.2 Generic Lists in Packages 7.
... defines types stack array and stack type for representing Stacks, and operations to push and pop elements. The formal generic Constant size is used to determine the size of the ... package address_stacks is 1.2 Generic Lists in Packages 7.
Pagina 10
... package can be analyzed without error. If we instantiate the package as follows: package integer boolean pkg is new ... defines the generics, and the generic 10 Chapter 1 — Enhanced Generics.
... package can be analyzed without error. If we instantiate the package as follows: package integer boolean pkg is new ... defines the generics, and the generic 10 Chapter 1 — Enhanced Generics.
Pagina 11
... defines the generics, and the generic map aspect provides actual values and type for those generics. While VHDL-2008 allows us to write a generic-mapped package explicitly, we would not normally do so. Rather, the feature is included in ...
... defines the generics, and the generic map aspect provides actual values and type for those generics. While VHDL-2008 allows us to write a generic-mapped package explicitly, we would not normally do so. Rather, the feature is included in ...
Inhoudsopgave
1 | |
Chapter 2 Other Major Features | 53 |
Chapter 3 Type System Changes | 103 |
Chapter 4 New and Changed Operations | 127 |
Chapter 5 New and Changed Statements | 143 |
Chapter 6 Modeling Enhancements | 159 |
Chapter 7 Improved IO | 169 |
Chapter 8 Standard Packages | 179 |
Chapter 9 Miscellaneous Changes | 207 |
Chapter 10 Whats Next | 229 |
Index | 237 |
Overige edities - Alles bekijken
Veelvoorkomende woorden en zinsdelen
Accellera address_type alias array type attribute begin bit vector boolean cipher component configuration constant context declaration conversion functions decryption denorm design unit digest digital envelope digital signature directive downto earlier versions element subtype element type encoded encryption envelope encryption tool end entity end package end record entity and architecture example expression external name fixed-point float floating-point formal generic type fully constrained hash function hexadecimal identifier IEEE index range inout instance instantiate integer IP provider numeric_bit numeric_std NumericarrayType object octal operand operations Overflow round overloaded package body package defines Param parameter pathname port map predefined protect protect protect protected type pure function radix point result session key sfixed shared variable signed specify sta_logic statement std logic vector std ulogic vector string subprogram testbench textio tion type conversion ufixed unconstrained uninstantiated package unsigned versions of VHDL VHPI write Xmap